Hardware implementation of a low cost math module using multifunctional registers with decoded mode inputs

  • Grigore Mihai Timis Technical University “Gh.Asachi” Iasi
  • Alexandru Valachi Technical University “Gh.Asachi” Iasi

Abstract

In the present paper, we propose a low cost algorithm of a math module and the implementation using multifunctional registers with decoded mode inputs. The proposed math module algorithm will be implemented using the transition matrix method. According with taxonomy of the algorithms, we use the functional iteration one. It is found in specific literature that it can provide the lowest latency and greatest reliability. Compared with CORDIC math module which is based on the hardware iteration algorithm with design implemented in FPGA (which is more expensive and slow than a dedicate hardware), our proposed math module algorithm use less hardware, means the chip area is minimized, working at a high speed rate.
There, will be proved that implementation of the digital automaton can be reduced to a combinational one, this will lead to the economical implementation.

Downloads

Download data is not yet available.
Published
2020-10-22
How to Cite
1.
Timis G, Valachi A. Hardware implementation of a low cost math module using multifunctional registers with decoded mode inputs. The Annals of “Dunarea de Jos“ University of Galati. Fascicle III, Electrotechnics, Electronics, Automatic Control, Informatics [Internet]. 22Oct.2020 [cited 28May2025];43(1):19-7. Available from: https://gup.ugal.ro/ugaljournals/index.php/eeaci/article/view/3934
Section
Articles